

## R. C. PATEL INSTITUTE OF TECHNOLOGY, SHIRPUR

आर्थ, स्वी. प्रतेनक ह स्थितिस्यत्व अर्थक, विश्वन्तर्भक्ती का, प्रतिकृत्युक विस्तराम प्रत्योग कार्यक्षा करते

Program: B.Tech in Computer

Academic Year: 2022

Duration: 3 hours

Engineering Date: 05.01,2023

Time: 10:30 am to 01:30 pm

Subject: Processor Organization and Architecture (Semester V)

(PCC050201)

Marks: 75

## Instructions:

- 1) All Questions are Compulsory.
- 2) All questions carry equal marks.
- 3) Answer to each new question is to be started on a fresh page.
- 4) Figures in the brackets on the right indicate full marks.
- 5) Assume suitable data wherever required, but justify it.

6) Draw the neat labelled diagrams, wherever necessary.

| Question | an the heat labelled diagrams, wherever necessary.                                                                                         | Max.       |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------|------------|
| No.      |                                                                                                                                            | N/I and an |
| Q1 (a)   | Draw the Flowchart and Implement Restoring Division Algorithm for (11)/(3)  OR                                                             | [10]       |
|          | Draw the Flowchart for Booth's Algorithm and Implement (-7 X 3)                                                                            |            |
| Q1 (b)   | Differentiate between Von Neumann Model and Harvard Architecture                                                                           | [05]       |
| Q2 (a)   | Illustrate Cache Mapping techniques with neat Sketch.                                                                                      | [08]       |
| Q2 (b)   | Explain Memory Hierarchy and its characteristics.                                                                                          | [07]       |
| Q3 (a)   | Define Addressing Modes and Explain Different Addressing modes of 8086 microprocessor with example.                                        | [10]       |
|          | OR Explain different pins used in 8086 micro processor with neat diagrams.                                                                 | [ [IO]     |
| Q3 (b)   | Construct an ALP to transfer a block of data from one segment to another using string instructions.                                        | [05]       |
| Q4 (a)   | What are interrupts? list different types of interrupts in 8086 microprocessor. Explain dedicated interrupts.                              | [08]       |
|          | OR<br>Write an AIP to cort the given appear of 5                                                                                           | ĺ          |
| Q4 (b)   | Write an ALP to sort the given array of 5 nos in ascending order.  Explain the 5 Stage Integer Pipeline in Pentium Processor.              |            |
|          | OR Explain the Branch Prediction Concept in Pentium Processor                                                                              | [07]       |
| Q5 (a)   | Sketch the Architectural Block diagram of 8051 Microcontroller and Explain different components.                                           | [10]       |
| Q5 (b)   | List different instruction Sets of 8051 Microcontroller. Illustrate different Arithmetic instructions of 8051 Microcontroller with Example | [05]       |

\*\*\*\*\*All the Best\*\*\*\*

\*\*\*\*\*\*\*\*\* 1 \*\*\*\*\*\*\*